

# **Computer Architecture Project's Report**

# Ain Shams University Computer Engineering and Software Systems

Prepared by:

Aly Mohammed Aly

Marina Gamal Ibrahim

Moussa Mohsen Moureed

Mohammed Said Mohamed Said

Submitted to:

Dr. Cherif Salama

# A brief description of the implementation:

We wrote a class for each component in the circuit, ex: class for data memory, class for ALU.

A final class for the processor containing objects of each component, the processor behaves as a normal circuit where we use getters and setters as wires to connect components together.

## Bonus features:

Included in the project's folder 6 programs (one of them is the sort program in lecture 5).

The simulator can take a written instruction however it is not yet completed as it only takes one instruction at a time.

## The datapath we have used:

We initially used the datapath with jump supported as in lecture 7, however during implementation we faced a problem in implementing jr and jal, to solve this we extended the circuit to support jr by adding a detector circuit that takes the function code of the instruction and gives a flag of 1 if it is equal to the function code of jr, this flag becomes an input along with the op code in the control unit such that if the flag is 1 and the op code is zero the control unit sets the control signals to those of the jr, that's because although jr is an R-Format instruction it's control signals are completely different of those of the standard R-Format instructions.

Finally a multiplexer is added to select between read data 1 from source register, ex: \$ra, and the output of the last multiplexer in the jump datapath.



As for the jal, we extended the register destination signal and the corresponding multiplexer into a 2 bit signal and a 4-1 multiplexer, were input 0 and 1 of the multiplexer remains unchanged while adding the \$ra register as input 2 and a zero as input 3 since it is a don't care.

The memory to register signal and the corresponding multiplexer were also extended such that inputs 0 and 1 remains unchanged and the pc+4 address is added to input 2 and a zero as input 3 since it is a don't care, therefore when a jal instruction is fetched, the control unit sets the correct signals including those for the 2 multiplexers mentioned above such that the pc+4 address in written in the \$ra register.



1. Expand the multiplexor controlled by RegDst to include the value 31 as a new input 2.

2. Expand the multiplexor controlled by MemtoReg to have PC+4 as new input 2.

# The truth table of the control unit and its logic diagram:

# **The Control Unit:**

| JR Flag | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | RD1 | RD0 | J | BR | JR | MR | MTR1 | MTR0 |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|---|----|----|----|------|------|
| 0       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0 | 0  | 0  | 0  | 0    | 0    |
| 0       | 0   | 0   | 0   | 0   | 1   | 0   | Χ   | Χ   | 1 | 0  | 0  | 0  | Х    | Χ    |
| 0       | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 0   | 1 | 0  | 0  | 0  | 1    | 0    |
| 0       | 0   | 0   | 0   | 1   | 0   | 0   | Χ   | Χ   | 0 | 1  | 0  | 0  | Χ    | Χ    |
| 0       | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0 | 0  | 0  | 0  | 0    | 0    |
| 0       | 0   | 0   | 1   | 1   | 0   | 0   | 0   | 0   | 0 | 0  | 0  | 0  | 0    | 0    |
| 0       | 0   | 0   | 1   | 1   | 0   | 1   | 0   | 0   | 0 | 0  | 0  | 0  | 0    | 0    |
| 0       | 1   | 0   | 0   | 0   | 1   | 1   | 0   | 0   | 0 | 0  | 0  | 1  | 0    | 1    |
| 0       | 1   | 0   | 1   | 0   | 1   | 1   | Χ   | Χ   | 0 | 0  | 0  | 0  | Χ    | Χ    |
| 1       | 0   | 0   | 0   | 0   | 0   | 0   | Χ   | Χ   | 0 | 0  | 1  | 0  | Х    | Χ    |

| JR Flag | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | ALU2 | ALU1 | ALU0 | MW | ALUSrc | RW |
|---------|-----|-----|-----|-----|-----|-----|------|------|------|----|--------|----|
| 0       | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 1    | 0    | 0  | 0      | 1  |
| 0       | 0   | 0   | 0   | 0   | 1   | 0   | Χ    | Χ    | Χ    | 0  | Х      | 0  |
| 0       | 0   | 0   | 0   | 0   | 1   | 1   | Χ    | Χ    | Χ    | 0  | Х      | 1  |
| 0       | 0   | 0   | 0   | 1   | 0   | 0   | 0    | 0    | 1    | 0  | 0      | 0  |
| 0       | 0   | 0   | 1   | 0   | 0   | 0   | 0    | 1    | 1    | 0  | 1      | 1  |
| 0       | 0   | 0   | 1   | 1   | 0   | 0   | 1    | 0    | 0    | 0  | 1      | 1  |
| 0       | 0   | 0   | 1   | 1   | 0   | 1   | 1    | 0    | 1    | 0  | 1      | 1  |
| 0       | 1   | 0   | 0   | 0   | 1   | 1   | 0    | 0    | 0    | 0  | 1      | 1  |
| 0       | 1   | 0   | 1   | 0   | 1   | 1   | 0    | 0    | 0    | 1  | 1      | 0  |
| 1       | 0   | 0   | 0   | 0   | 0   | 0   | Χ    | Χ    | Χ    | 0  | Х      | 0  |

# **The ALU Control Unit:**

| ALU2 | ALU1 | ALU0 | FN5 | FN4 | FN3 | FN2 | FN1 | FN0 | ALUC3 | ALUC2 | ALUC1 | ALUC0 |
|------|------|------|-----|-----|-----|-----|-----|-----|-------|-------|-------|-------|
| 0    | 0    | 0    | Х   | Х   | Х   | Х   | Х   | Х   | 0     | 0     | 1     | 0     |
| 0    | 0    | 1    | Х   | Х   | Х   | Х   | Х   | Х   | 0     | 0     | 0     | 1     |
| 0    | 1    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 1     | 1     | 1     |
| 0    | 1    | 0    | 1   | 0   | 0   | 0   | 0   | 0   | 0     | 0     | 1     | 0     |
| 0    | 1    | 0    | 1   | 0   | 0   | 1   | 0   | 0   | 0     | 0     | 1     | 1     |
| 0    | 1    | 0    | 1   | 0   | 0   | 1   | 0   | 1   | 0     | 1     | 0     | 0     |
| 0    | 1    | 0    | 1   | 0   | 0   | 1   | 1   | 1   | 0     | 1     | 0     | 1     |
| 0    | 1    | 0    | 1   | 0   | 1   | 0   | 1   | 0   | 0     | 1     | 1     | 0     |
| 0    | 1    | 1    | Х   | Х   | Х   | Х   | Χ   | Х   | 0     | 0     | 1     | 0     |
| 1    | 0    | 0    | Χ   | Х   | Χ   | Χ   | Χ   | Χ   | 0     | 0     | 1     | 1     |
| 1    | 0    | 1    | Х   | Х   | Х   | Х   | Χ   | Х   | 0     | 1     | 0     | 0     |

# The Logic Diagram:



# **Assumptions:**

- Two separate memories, instruction memory and data memory.
- A don't care is treated as a -1 in the code.
- To simulate the stack pointer (\$sp) in the data memory we assumed that the first 14 elements in the data memory are reserved for the data memory and initialized to zero, however they can be overwritten.
- The ALU op code signal was extended to a 3 bit signal to allow the ALU control unit to treat addi, andi, ori since they don't have a function code and a 2 bit signal cannot cover these operations because each one requires a different ALU operation.

# **User guide:**

The user is allowed to choose a starting address and is given the option to initialize the data memory first, if the user inputs a starting address which is not a multiple of 4 the programs asks the user to re-enter a correct address, same goes for the memory initialization.

After finishing a list of supported instructions and registers are printed to guide the user while entering the program.

| run:                                 |                  |          |         |         |               |         |         |  |  |  |  |  |  |
|--------------------------------------|------------------|----------|---------|---------|---------------|---------|---------|--|--|--|--|--|--|
| Please enter the starting address: 0 |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| Initialize m                         | emory first? (Y, | /N) n    |         |         |               |         |         |  |  |  |  |  |  |
| 0: 0                                 |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 4: 0                                 |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 8: 0                                 |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 12: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 16: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 20: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 24: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 28: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 32: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 36: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 40: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 44: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 48: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 52: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 56: 0                                |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| Instructions                         | :                |          |         |         |               |         |         |  |  |  |  |  |  |
|                                      |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 1) and                               | 2)or             | 3)nor    |         |         |               |         |         |  |  |  |  |  |  |
| 4) addi                              |                  | 6)ori    |         |         |               |         |         |  |  |  |  |  |  |
| 7) add                               | 8) sll           | 9)slt    |         |         |               |         |         |  |  |  |  |  |  |
| 10)lw                                | 11)sw            | 12) beq  |         |         |               |         |         |  |  |  |  |  |  |
| 13)j                                 | _                | 15)jal   |         |         |               |         |         |  |  |  |  |  |  |
| Registers:                           |                  |          |         |         |               |         |         |  |  |  |  |  |  |
| 1)\$zero                             | 2)\$at           | 3)\$v0   | 4)\$v1  | 5)\$a0  | 6)\$a1        | 7)\$a2  | 8)\$a3  |  |  |  |  |  |  |
| 9)\$t0                               | 10)\$t1          | 11) \$t2 | 12)\$t3 | 13)\$t4 | 14)\$t5       | 15)\$t6 | 16)\$t7 |  |  |  |  |  |  |
| 17)\$s0                              | 18)\$s1          | 19)\$s2  | 20)\$s3 | 21)\$s4 | 22)\$s5       | 23)\$86 | 24)\$s7 |  |  |  |  |  |  |
|                                      | 26) \$t9         | 27) \$k0 | 28)\$k1 | 29)\$gp | 30)\$sp       | 31)\$fp |         |  |  |  |  |  |  |
| -2/ +02                              | 20,700           | 2.7.7.00 | 20,712  | /195    | / +- <b>P</b> | / T-P   | 52, 124 |  |  |  |  |  |  |

The user is asked to enter an instruction, however the instruction is slightly different from a regular MIPS instruction, a comma is added after the operation name to help us decode the string into separate parts. The decoding code covers all possible miss-inputs or errors in the instruction and inform the user of what the error is and allows him to re-enter. To support labels: the user is given the option to add a label name for each instruction. After finishing writing the program, the instructions in their binary form are printed.

```
Write a MIPS Instruction separated by a comma: addi , $t1 , $zero , 0
Do you want to add a label? (Y/N) n
Do you want to keep writing instructions: (Y/N) y
Write a MIPS Instruction separated by a comma: addi , $t2 , $zero , 10
Do you want to add a label? (Y/N) n
Do you want to keep writing instructions: (Y/N) y
Write a MIPS Instruction separated by a comma: slt , $t3 , $t0 , $t2
Do you want to add a label? (Y/N) y
Enter the name of the label: L1
Do you want to keep writing instructions: (Y/N) y
Write a MIPS Instruction separated by a comma: beq , $t3 , $zero , end
Do you want to add a label? (Y/N) n
Do you want to keep writing instructions: (Y/N) y
Write a MIPS Instruction separated by a comma: add , $t1 , $t1 , $t0
Do you want to add a label? (Y/N) n
Do you want to keep writing instructions: (Y/N) y
Write a MIPS Instruction separated by a comma: addi , $t0 , $t0 , 1
Do you want to add a label? (Y/N) n
Do you want to keep writing instructions: (Y/N) y
Write a MIPS Instruction separated by a comma: j, L1
Do you want to add a label? (Y/N) n
Do you want to keep writing instructions: (Y/N) y
Write a MIPS Instruction separated by a comma: add , $v0 , $t1 , $zero
Do you want to add a label? (Y/N) y
Enter the name of the label: end
Do you want to keep writing instructions: (Y/N) n
0010000000010100000000000001010
00000001000010100101100000101010
00000001001010000100100000100000
000000100100000001000000100000
```

After executing the MIPS program final values of all registers and all memory used are printed.

In this example we did not use the memory, however the \$sp reserved space, from address 0 to 56 are initialized to 0 as mentioned above.

```
$zero: 0
$v0: 45
             $v1: 0
$a0: 0
             $a1: 0
$a2: 0
             $a3: 0
$t0: 10
              $t1: 45
$t2: 10
             $t3: 0
$t4: 0
              $t5: 0
$t6: 0
              $t7: 0
$s0: 0
              $s1: 0
$92: 0
             $s3: 0
$94: 0
             $s5: O
$s6: 0
              $s7: 0
$t8: 0
              $t9: 0
$gp: 0
             $sp: 56
$fp: 0
              $ra: 0
0:0
4: 0
8: 0
12: 0
16: 0
20: 0
24: 0
28: 0
32: 0
36: 0
40: 0
44: 0
48: 0
52: 0
56: 0
```

#### Finally, values of all wires are printed.

```
Number of Clock Cycles: 55
Instruction: 0000000100100000001000000100000
PC Address: 28
PC Address+4: 28
Read Register 1: 9
Read Register 2: 0
Write Register: 2
Read Data 1: 45
Read Data 2: 0
Write Data: 45
Offset: 4128
Function Code: 32
ALU Operand 1: 45
ALU Operand 2: 0
ALU Resullt: 45
ALU Zero Flag: 1
Data Memory Address: 45
Data Memory Write Data: 0
Data Memory Address Read Data: 0
Offset shifted left 2: 16512
Jump Address: 18878496
Jump Address shifted left 2: 75513984
RegDst Signal: 1
Jump Signal: 0
Branch Signal: 0
JumpRegister Signal: 0
MemRead Signal: 0
MemtoReg Signal: 0
ALUOp Signal: 2
MemWrite Signal: 0
ALUSrc Signal: 0
RegWrite Signal: 1
ALU Control Signal: 2
BUILD SUCCESSFUL (total time: 56 seconds)
```

#### Note:

To make things easier, in the UserInterface class there are 2 methods InputProgram and InputProgram\_FileReader included in the project's folder a ready made text file which can be directly read using the file reader method to avoid manually entering each instruction especially in large programs.

## **List of simulated**

## programs:

```
1-\int sum = 0;
    for(int i=0 ; i < 10 ; i++)
        sum = sum+i;</pre>
```

```
1 addi , $t1 , $zero , 0
2 addi , $t2 , $zero , 10
3 L1: slt , $t3 , $t0 , $t2
4 beq , $t3 , $zero , end
5 add , $t1 , $t1 , $t0
6 addi , $t0 , $t0 , 1
7 j, L1
8 end: add , $v0 , $t1 , $zero
```

2-

```
void swap(int[] v, int k)
{
    int temp = v[k];
    v[k] = v[k+1];
    v[k+1] = temp;
}
```

```
void sort (int[] v , int n)
{
   int i, j;
   for (i=0 ; i<n ; i++)
   {
      for (j=i-1 ; j>=0 && v[j] > v[j+1] ; j--)
      {
            swap(v,j);
      }
   }
}
```

```
1 addi , $a0 , $zero , 100
 2 addi , $al , $zero , 10
 3 addi , $t9 , $zero , 1
 4 jal , sort
 5 j , exit
 6 swap:
 7 sll , $tl , $al , 2
 8 add , $t1 , $a0 , $t1
 9 lw , $t0 , 0($t1)
10 lw , $t2 , 4($t1)
11 sw , $t2 , 0($t1)
12 sw , $t0 , 4($t1)
13 jr , $ra
14 sort:
15 addi , $sp ,$sp , -20
16 sw , $ra , 16($sp)
17 sw , $s3 , 12($sp)
18 sw , $s2 , 8($sp)
19 sw , $sl , 4($sp)
20 sw , $s0 , 0($sp)
21 add ,$s2 , $zero ,$a0
22 add ,$s3 , $zero , $al
23 add ,$s0 , $zero ,$zero
```

```
24 for1tst:
25 slt, $t0 , $s0 , $s3
26 beq , $tO , $zero , exitl
27 addi , $sl , $s0 , -1
28 for2tst:
29 slt , $t0 , $s1 , $zero
30 beq , $t0 , $t9 , exit2
31 sll , $tl , $sl , 2
32 add , $t2 , $s2 , $t1
33 lw , $t3 , 0($t2)
34 lw , $t4 , 4($t2)
35 slt ,$t0 , $t4 , $t3
36 beq ,$t0 , $zero , exit2
37 add ,$a0 , $zero , $s2
38 add ,$al , $zero , $sl
39 jal ,swap
40 addi ,$sl , $sl , -1
41 j ,for2tst
42 exit2:
43 addi , $s0 , $s0,1
44 j , forltst
```

```
45 exit1:
46 lw , $s0 , 0($sp)
47 lw , $sl , 4($sp)
48 lw , $s2 , 8($sp)
49 lw , $s3 , 12($sp)
50 lw , $ra , 16($sp)
51 addi ,$sp , $sp , 20
52 jr , $ra
53 exit: add , $zero , $zero , $zero
   3-
         int[] B = new int[10];
         int[] A = new int[10];
         A[0] = 1;
         A[1] = 2;
         A[2] = 3;
         A[3] = 4;
         A[4] = 5;
         A[5] = 6;
         A[6] = 7;
         A[7] = 8;
         A[8] = 9;
         A[9] = 10;
         for(int i=0 ; i < 10 ; i++)</pre>
          B[i] = A[i];
   4- int f1(int A[] , int size)
           int max = A[0];
           for(int i=1; i < size; i++)
               if(max < A[i])
                   A[i] = max;
          return max;
    24
        addi ,$v0, $t3, 0
    25
        j,Ll
    26
        L2: jr ,$ra
    27
```

exit: add , \$zero ,\$zero,\$zero

28

```
1 addi,$s0,$zero,1000
2 addi,$s1,$zero,2000
3 add,$t0,$s0,$zero
4 addi,$t1,$zero,9
5 s11,$t1,$t1,2
6 add,$t1,$t1,$s1
7 L1:1w,$t2,0($t0)
8 sw,$t2,0($t1)
9 addi,$t0,$t0,4
10 addi,$t1,$t1,-4
11 s1t,$t3,$t1,$s1
12 beq,$t3,$zero,L1
```

```
1 addi ,$s0, $zero, 2000
 2 addi ,$t0, $zero, 5
 3 sw ,$t0, 0($s0)
   addi ,$t0, $zero, 10
 4
   sw ,$t0, 4($s0)
 5
   addi ,$t0, $zero, 9
 6
7
   sw ,$t0, 8($s0)
8
   addi ,$t0, $zero, 50
9 sw ,$t0, 12($s0)
10
   addi ,$t0, $zero, 7
    sw ,$t0, 16($s0)
11
12 addi ,$a0, $s0, 0
   addi ,$al, $zero, 5
13
14
   jal ,fl
15
    j , exit
   f1: lw, $v0, 0($a0)
16
17
    addi ,$tl, $zero, 1
18 L1: slt, $t2, $t1, $al
19 beq ,$t2, $zero, L2
20 addi ,$a0, $a0, 4
21 lw ,$t3, 0($a0)
22 slt ,$t4, $v0, $t3
23 addi ,$tl, $tl, 1
```

```
5-
                                              1 addi , $s0 , $zero , 7
int f1(int A[] , int size)
                                              2 addi , $s1,$zero , 0
                                              3 addi , $s2 , $zero , 15
    int max = A[0];
                                              4 addi , $s3 , $zero , 52
    for(int i=1 ; i < size ; i++)</pre>
                                              5 L2: beq $s0, $zero, L1
        if(max < A[i])</pre>
                                              6 add $s1, $s1, $s2
                                              7 addi $s2, $s2, 1
            A[i] = max;
                                              8 addi $s0, $s0, -1
                                              9 J L2
    return max;
                                             10 L1: sw $s1, 8($s3)
6-
                                                 1 addi ,$tl, $zero, 1
                                                 2 addi ,$t2, $zero, 2
      int f1(int A, int B, int C)
                                                 3 addi ,$t3, $zero, 3
      {
                                                 4 addi ,$t4, $zero, 4
          if(C == 0)
                                                5 addi, $a0, $zero, 5
              return A & B;
                                                 6 addi, $al, $zero, 7
          if(C == 1)
                                                7 addi, $a2, $zero, 1
              return A | B;
                                                8 jal ,fl
          if(C == 2)
                                                9 j,exit
                                                10 f1:
              int G = A \mid B;
                                                11 beq ,$a2, $t0, AND
              return G | G;
                                               12 beq ,$a2, $t1, OR
                                                13 beq ,$a2, $t2, NOR
                                               14 beq ,$a2, $t3, ORi
                                                15 beq ,$a2, $t4, ANDi
          if(C == 3)
                                                16 AND: and ,$v0, $a0, $a1
              return A | 100;
                                                17 jr ,$ra
          else
                                                18 OR: or ,$v0, $a0, $a1
              return B & 412;
                                                19 jr ,$ra
                                                20 NOR: nor, $v0, $a0, $a1
                                                21 jr, $ra
                                                22 ORi: ori ,$v0, $a0, 100
                                                23 jr ,$ra
                                                24 ANDi: andi ,$v0, $a1, 412
                                                25 jr ,$ra
                                                26 exit: add, $zero, $zero, $zero
```

**Note:** All the programs with their C code, MIPS code and screenshots are included in the project's folder.

# **How the work was split:**

At the beginning, we divided the classes to each one of us.

Marina worked on the ALUControlUnit class and the InstructionMemory class and the MipsProcessor class.

Aly worked on the user interface and the Instruction class and the ControlUnit class.

Mohammed worked on the DataMemory class and the RegisterFile class and the Register class.

Moussa completed the user interface and the MipsProcessor class and worked on the ALU class and the JumpRegisterDetector class integrated the team's work.